## **Block Diagram:**



## Design decision discussion:

The decisions for design of this chip tried to trade area for speed. It is clear from the Quality metric that more weight was put on the latency of the design. This led me to focus efforts on streamlining the original System Verilog that I had from milestone 1. In my milestone 1 SystemVerilog I had designed it without regard for timing, only function. This led to a slow design. During synthesis the clock period that was found was 240ps (I then used a period of for apr 288 which is 1.2 times 240). This design included 4 round modules at the start, which completed the first 4 rounds (each with a key of 16 bits), then went into a sub\_simon32 module which computed the rounds and the key expansion in one. Each of these was wired together. This caused a slower clock period necessary however the final cipher key was ready at 28 cycles with 28 sub\_simon32 modules.

For the final milestone I went back and redesigned the SystemVerilog modules. After working with block diagram layouts I found that I could call the sub\_simon32 module directly. I

had to change how the round took keys, previously it took one 16 bit key at a time, now it takes a 64 bit key and works with only the first 16 bits. This allowed the sub\_simon32 modules to be called directly after the first flip flop of input. I could then wire 32 sub\_simon32 modules together. This allowed for immediate pipelining in the design. I have a flip flop at the output of sub\_simon32 so that the subsequent rounds do not overlap. However the Round and Key\_expansion within the sub\_simon32 module can be computed concurrently, as I am relying on the key that was either given as input or computed previously by the previous sub\_simon32 module.

I found that this design (while now needing 32 sub\_simon modules and 32 cycles to complete) could run at a much faster clock period, for this submission I ran synthesis at 125ps and apr at 160ps. This was where I found most of my optimizations, by re-working the SystemVerilog.

The bottlenecks for this final design are definitely in power. I tried to push both the timing and area constraints. The quality metric for this design put more emphasis on the total latency, which is why my optimizations came from re-working system verilog. I do see how I could have pushed for a tighter area, since I see some space in the innovus layout. Also due to hiccups in the software we did not use the post layout Prime Time analysis tool. The main controls for which there was to optimize were: SystemVerilog code, Timing Constraint, Area constraints. From there I was able to solidify my design.

| Label                     | Value                                                         | Source                         |
|---------------------------|---------------------------------------------------------------|--------------------------------|
| Total Latency             | 0.00018552ms                                                  | Screenshot below               |
| Clk period                | 160 ps                                                        | Params.vh                      |
| Clk cycles                | 1160                                                          |                                |
| Power                     | 27.1 mW                                                       | power.rpt                      |
| Area (total area of core) | 55.9066 mm^2                                                  | Summary.rpt                    |
| Innovus Density           | .45                                                           | Summary (and screenshot below) |
| Number of Gates           | [0] simon32_64 Gates=37268<br>Cells=8377 Area=26081.9<br>um^2 | reportGateCount                |
| Quality Metric            | .000052145                                                    |                                |

